Research Article

Low Power Domino Full Adder

by  Payal Soni, Shiwani Singh
journal cover
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 93 - Issue 10
Published: May 2014
Authors: Payal Soni, Shiwani Singh
10.5120/16255-5866
PDF

Payal Soni, Shiwani Singh . Low Power Domino Full Adder. International Journal of Computer Applications. 93, 10 (May 2014), 40-43. DOI=10.5120/16255-5866

                        @article{ 10.5120/16255-5866,
                        author  = { Payal Soni,Shiwani Singh },
                        title   = { Low Power Domino Full Adder },
                        journal = { International Journal of Computer Applications },
                        year    = { 2014 },
                        volume  = { 93 },
                        number  = { 10 },
                        pages   = { 40-43 },
                        doi     = { 10.5120/16255-5866 },
                        publisher = { Foundation of Computer Science (FCS), NY, USA }
                        }
                        %0 Journal Article
                        %D 2014
                        %A Payal Soni
                        %A Shiwani Singh
                        %T Low Power Domino Full Adder%T 
                        %J International Journal of Computer Applications
                        %V 93
                        %N 10
                        %P 40-43
                        %R 10.5120/16255-5866
                        %I Foundation of Computer Science (FCS), NY, USA
Abstract

With the advancement of technology, power consumption and higher speed becomes major concern for VLSI systems. In this paper, a new hybrid domino XOR is proposed and compared with existing domino XOR cell. As an application of proposed XOR cell, 1-bit full adder has been designed and compared with a full adder circuit using existing XOR cell. Both proposed designs XOR and full adder show better results in terms of power, delay and power-delay product. All the simulations have been performed on 45nm technology using tanner EDA tool version 13. 0.

References
  • S. Kang and Y. Leblebici, "CMOS Digital Integrated Circuits, Analysis and Design", 2003, Tata McGraw-Hill, New York, NY, USA.
  • A. Bellaouar and M. I. Elmasry, "Low-power Digital VLSI Design: Circuits and Systems", Kluwer Academic Publishers, 2nd ed.
  • C. Cornelius, S. Koppe and D. Timm. , "Dynamic circuit techniques in deep submicron technologies: Domino logic reconsidered", IEEE conference on ICICDT, 2006, pp. 1-4.
  • P. K. Verma, S. K. Singh, A. Kumar and S. Singh "Design and Analysis of Logic Gates Using Static and Domino Logic Technique", International Journal of Scientific & Technology Research, June 2012, Vol. 1, No. 5, pp. 122-125.
  • M. Kishor and J. P. Gyvez, "Threshold Voltage and Power-Supply Tolerance of CMOS Logic Design Families", IEEE, 2000, pp. 349-357.
  • S. Jia, S. Lyu, Q. Meng, F. Wu and H. Xu, "A New Low-Power CMOS Dynamic Logic Circuit", IEEE conference on EDDSSC, 2013, Hong Kong.
  • H. F. Dadgour and K. Banerjee, "A Novel Variation-Tolerant Keeper Architecture for High-Performance Low-Power Wide Fan-In Dynamic OR Gates", IEEE Trans. on VLSI Systems, Nov. 2010, Vol. 18, No. 11, pp. 1567-1577.
  • S. Mishra, S. Wairya, S. Tiwari and R. K. Nagaria, "New deisgn methodologies for high speed low power XOR-XNOR circuits", Journal of World Academy of Science, Engineering and Technology (WASET), July 2009, Vol. 55, No. 35, pp. 200-206.
  • D. Wang, M. Yang, W. Cheng, X. Guan, Z. Zhu, and Y. Yang, "Novel low power full adder cells in 180nm CMOS technology", IEEE Conference on Industrial Electronics and Applications (ICIEA '09), May 2009, pp. 430–433.
  • S. Wairya, R. K. Nagaria, and S. Tiwari, "Performance Analysis of High Speed Hybrid CMOS Full Adder Circuits for Low Voltage VLSI Design", VLSI Design, 2012, pp. 1-18.
  • Wang. J, Gong. N, Hou. L, Peng. X, Geng. S and Wu. W, "Low power and high performance dynamic CMOS XOR/XNOR gate design", Microelectronics Engineering, 2011, Vol. 88, pp. 2781-2784.
Index Terms
Computer Science
Information Sciences
No index terms available.
Keywords

Domino low power PDP XOR XNOR and full adder.

Powered by PhDFocusTM